## Part 1A Paper 3: Electrical and Information Engineering DIGITAL CIRCUITS AND INFORMATION PROCESSING SOLUTIONS TO EXAMPLES PAPER 2

1. From the map:

$$\begin{array}{rcl} F & = & \overline{A}.\overline{C} + \overline{B}.\overline{C} + \overline{A}.\overline{D} \\ \overline{F} & = & A.B + C.D \end{array}$$

The don't-care-state is taken as a 0 in the expression for F and as a 1 in the expression for  $\overline{F}$ .



- 2. From the map:
  - (a) for NAND gates

$$F = A.\overline{B} + A.C$$
$$= \overline{(A.\overline{B}).\overline{(A.C)}}$$

(b) for NOR gates

$$\overline{F} = \overline{A} + B.\overline{C}$$
  
 $\Rightarrow F = \overline{\overline{A} + \overline{(\overline{B} + C)}}$ 



3. Sum of products:

$$G = A.\overline{D} + B.C + B.D$$

Product of sums:

$$\overline{G} = \overline{A}.\overline{B} + \overline{A}.\overline{C}.\overline{D} + A.D$$

$$= \overline{(A+B)} + \overline{(A+C+D)} + \overline{(\overline{A}+\overline{D})}$$

$$\Rightarrow G = \overline{(\overline{A+B)} + \overline{(A+C+D)} + \overline{(\overline{A}+\overline{D})}}$$

$$= (A+B).(A+C+D).(\overline{A}+\overline{D})$$





Figure 1:

4. Using the first code we obtain the Karnaugh map in Figure 1(a), leading to  $F = A_1.A_2 + A_0.A_2 + \overline{A_0}.\overline{A_1}.\overline{A_2}$ .

Using the second code we obtain the Karnaugh map in Figure 1(b), leading to  $F = A_2$ .

5.



Figure 2:

(a) Figure 2 shows that we have a static 0-hazard.

(b)

$$Z = (A + \overline{C}).(B + C)$$

$$= \overline{(A + \overline{C})} + \overline{(B + C)}$$

$$= \overline{A.C + \overline{B.C}}$$

$$\Rightarrow \overline{Z} = \overline{A.C + \overline{B.C}}$$



Figure 3:

(c) The Karnaugh map of  $\overline{Z}$  is shown in Figure 3(a). To fix the hazard we need an additional term of  $\overline{A}.\overline{B}$  in this Karnaugh map.

$$\overline{Z} = \overline{A}.C + \overline{B}.\overline{C} + \overline{A}.\overline{B}$$

$$\Rightarrow Z = \overline{\overline{A}.C + \overline{B}.\overline{C} + \overline{A}.\overline{B}}$$

$$= \overline{(A + \overline{C})} + \overline{(B + C)} + \overline{(A + B)}$$

$$= (A + \overline{C}).(B + C).(A + B)$$

Thus to remove the hazard we need to add another OR-gate as shown in Figure 3(b).

6.

(a) 
$$38_{10} = 00100110_2$$
 
$$\Rightarrow -38_{10} = 11011010_2 \text{ (using: complement and add 1)}$$
 
$$100_{10} = 01100100_2$$
 
$$\Rightarrow 100_{10} - 38_{10} = (1)00111110_2$$

Discarding the top bit of the sum we have

$$100_{10} - 38_{10} = 00111110_2 = 62_{10} = 3E_{16}$$

| (b) | Base         | Base |   |                         |   |  |
|-----|--------------|------|---|-------------------------|---|--|
|     | 16           | 2    |   |                         |   |  |
|     |              | A    | В | $\overline{\mathrm{C}}$ | D |  |
|     | 2            | 0    | 0 | 1                       | 0 |  |
|     | 6            | 0    | 1 | 1                       | 0 |  |
|     | 7            | 0    | 1 | 1                       | 1 |  |
|     | 5            | 0    | 1 | 0                       | 1 |  |
|     | 4            | 0    | 1 | 0                       | 0 |  |
|     | С            | 1    | 1 | 0                       | 0 |  |
|     | D            | 1    | 1 | 0                       | 1 |  |
|     | $\mathbf{F}$ | 1    | 1 | 1                       | 1 |  |
|     | ${ m E}$     | 1    | 1 | 1                       | 0 |  |
|     | A            | 1    | 0 | 1                       | 0 |  |



7.

$$P_0 = A_0.B_0$$
$$= \overline{A_0.B_0}$$

$$P_{1} = \overline{A_{0}}.A_{1}.B_{0} + A_{0}.\overline{A_{1}}.B_{1} + A_{0}.\overline{B_{0}}.B_{1} + A_{1}.B_{0}.\overline{B_{1}}$$
$$= \overline{(\overline{A_{0}}.A_{1}.B_{0}).(\overline{A_{0}}.\overline{A_{1}}.B_{1}).(\overline{A_{0}}.\overline{B_{0}}.B_{1}).(\overline{A_{1}}.B_{0}.\overline{B_{1}})}$$

$$P_{2} = \overline{A_{0}}.A_{1}.B_{1} + A_{1}.\overline{B_{0}}.B_{1}$$
$$= \overline{(\overline{A_{0}}.A_{1}.B_{1}).(\overline{A_{1}}.\overline{B_{0}}.B_{1})}$$

$$P_3 = A_0.A_1.B_0.B_1$$
  
=  $\overline{A_0.A_1.B_0.B_1}$ 



8. The timing diagram and output counter states are shown in Figure 4.



9. The input to stage A is formed from the exclusive-or of stages C and E. The sequence repeats after 31 steps.

| _ |   | _~         |   |              | -       |   |   |                  |   |              |         |
|---|---|------------|---|--------------|---------|---|---|------------------|---|--------------|---------|
| A | В | $^{\rm C}$ | D | $\mathbf{E}$ | Decimal | A | В | $^{-}\mathrm{C}$ | D | $\mathbf{E}$ | Decimal |
| 1 | 1 | 1          | 1 | 1            | 31      | 0 | 0 | 0                | 1 | 0            | 2       |
| 0 | 1 | 1          | 1 | 1            | 15      | 0 | 0 | 0                | 0 | 1            | 1       |
| 0 | 0 | 1          | 1 | 1            | 7       | 1 | 0 | 0                | 0 | 0            | 16      |
| 0 | 0 | 0          | 1 | 1            | 3       | 0 | 1 | 0                | 0 | 0            | 8       |
| 1 | 0 | 0          | 0 | 1            | 17      | 0 | 0 | 1                | 0 | 0            | 4       |
| 1 | 1 | 0          | 0 | 0            | 24      | 1 | 0 | 0                | 1 | 0            | 18      |
| 0 | 1 | 1          | 0 | 0            | 12      | 0 | 1 | 0                | 0 | 1            | 9       |
| 1 | 0 | 1          | 1 | 0            | 22      | 1 | 0 | 1                | 0 | 0            | 20      |
| 1 | 1 | 0          | 1 | 1            | 27      | 1 | 1 | 0                | 1 | 0            | 26      |
| 1 | 1 | 1          | 0 | 1            | 29      | 0 | 1 | 1                | 0 | 1            | 13      |
| 0 | 1 | 1          | 1 | 0            | 14      | 0 | 0 | 1                | 1 | 0            | 6       |
| 1 | 0 | 1          | 1 | 1            | 23      | 1 | 0 | 0                | 1 | 1            | 19      |
| 0 | 1 | 0          | 1 | 1            | 11      | 1 | 1 | 0                | 0 | 1            | 25      |
| 1 | 0 | 1          | 0 | 1            | 21      | 1 | 1 | 1                | 0 | 0            | 28      |
| 0 | 1 | 0          | 1 | 0            | 10      | 1 | 1 | 1                | 1 | 0            | 30      |
| 0 | 0 | 1          | 0 | 1            | 5       |   |   |                  |   |              |         |

If the register starts in the state 00000, it will stay in this state. Thus there are two possible sequences, one of length 31 steps and one of length 1 step. As  $31 + 1 = 32 = 2^5$ , and there are 5 stages to the shift register, we have discovered all the sequences for this configuration.

10. The pattern has a period of 6 units so a six stage shift register is required. From Figure 5 we see that the initial state needs to be 100011.





Figure 5:

11. For a 4-stage register, two sequences of length 8 are possible.  $2^4 = 16 = 8 + 8$  so we have found all the sequences for this configuration.

For a 5-stage register there are four possible sequences with lengths 10, 10, 10 and 2.  $2^5 = 32 = 10 + 10 + 10 + 2$  so we have found all the sequences for this configuration.

| 00000 | 00100 | 00010 | 10101 |
|-------|-------|-------|-------|
| 10000 | 10010 | 10001 | 01010 |
| 11000 | 11001 | 01000 |       |
| 11100 | 01100 | 10100 |       |
| 11110 | 10110 | 11010 |       |
| 11111 | 11011 | 11101 |       |
| 01111 | 01101 | 01110 |       |
| 00111 | 00110 | 10111 |       |
| 00011 | 10011 | 01011 |       |
| 00001 | 01001 | 00101 |       |

We are going to use the first of these sequences to generate a counter that runs from 0-9.

| A | В | С | D | $\mathbf{E}$ | Output |
|---|---|---|---|--------------|--------|
| 0 | 0 | 0 | 0 | 0            | 0      |
| 1 | 0 | 0 | 0 | 0            | 1      |
| 1 | 1 | 0 | 0 | 0            | 2      |
| 1 | 1 | 1 | 0 | 0            | 3      |
| 1 | 1 | 1 | 1 | 0            | 4      |

| Α | В | $^{\rm C}$ | D | $\mathbf{E}$ | Output |
|---|---|------------|---|--------------|--------|
| 1 | 1 | 1          | 1 | 1            | 5      |
| 0 | 1 | 1          | 1 | 1            | 6      |
| 0 | 0 | 1          | 1 | 1            | 7      |
| 0 | 0 | 0          | 1 | 1            | 8      |
| 0 | 0 | 0          | 0 | 1            | 9      |

The 10 states are plotted in a 5-variable Karnaugh map in Figure 6. All the unlabelled squares may be taken as 'don't care' states. The logic function for output 1 is shown as two loops with a solid line:  $A.\overline{B}$ . The function for 5 is shown as a dotted line: A.E, and the function for 9 is shown as a dashed line:  $\overline{D}.E$ .



Figure 6: